In LAB: Implement Two-Digit-Counter in Verilog, start from 0 and increment 1 every second. When it reaches 99 or external reset signal is HIGH, the counter should be reset. And upload it to Logic Design Board. Use 50MHz oscillator as clock input, tactile switch as reset button, and two 7-segment displays as output.

```
Codes:
1. Frequency Divider:
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date:
               19:05:52 05/15/2018
// Design Name:
// Module Name:
                 FreqDiv
// Project Name:
// Target Devices:
// Tool versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
```

```
module FreqDiv(
    input clkin,
    input clr,
    output reg clkout
    );
         reg [31:0] cnt;
         always @(posedge clkin) begin
                 if(clr) begin
                         cnt <= 32'd0;
                         clkout <= 1'b0;
                 end
                 else if(cnt == 32'd25000000) begin
                         cnt <= 32'd0;
                         clkout <= ~clkout;
                 end
                 else begin
                         cnt <= cnt+1;
                 end
         end
```

```
2. BCD to 7-Segment Decoder:
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date:
             19:04:48 05/15/2018
// Design Name:
// Module Name:
             BCDto7
// Project Name:
// Target Devices:
// Tool versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module BCDto7(
   input [3:0] bcd,
   output reg [6:0] seg
   );
```

```
always @(bcd) begin
```

```
case (bcd)
```

```
4'd0: seg <= 7'b0111111;

4'd1: seg <= 7'b0000110;

4'd2: seg <= 7'b1011011;

4'd3: seg <= 7'b1001111;

4'd4: seg <= 7'b1100110;

4'd5: seg <= 7'b1101101;

4'd6: seg <= 7'b1111111;

4'd7: seg <= 7'b10000111;

4'd8: seg <= 7'b1111111;
```

endcase

end

```
3. 100 Counter:
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date:
             19:17:29 05/15/2018
// Design Name:
// Module Name:
             counter100
// Project Name:
// Target Devices:
// Tool versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module counter100(
   input clk,
   input clr,
   input stop,
   output reg [3:0] high_num,
```

```
output reg [3:0] low_num
);
    always @(posedge clk) begin
            if (clr) begin
                     high_num <= 4'd0;
                     low_num <= 4'd0;
            end
            else if (stop) begin
            end
            else begin
                     if (low_num == 4'd9) begin
                             case (high_num)
                                      4'd0: high_num <= 4'd1;
                                      4'd1: high_num <= 4'd2;
                                      4'd2: high_num <= 4'd3;
                                      4'd3: high_num <= 4'd4;
                                      4'd4: high_num <= 4'd5;
                                      4'd5: high_num <= 4'd6;
                                      4'd6: high_num <= 4'd7;
                                      4'd7: high_num <= 4'd8;
                                      4'd8: high_num <= 4'd9;
                                      4'd9: high_num <= 4'd0;
                             endcase
```

end

# case(low\_num)

endcase

end

end

```
4. Two Digit Counter:
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date:
             19:17:29 05/15/2018
// Design Name:
// Module Name:
             counter100
// Project Name:
// Target Devices:
// Tool versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module counter100(
   input clk,
   input clr,
   input stop,
   output reg [3:0] high_num,
```

```
output reg [3:0] low_num
);
    always @(posedge clk) begin
            if (clr) begin
                     high_num <= 4'd0;
                     low_num <= 4'd0;
            end
            else if (stop) begin
            end
            else begin
                     if (low_num == 4'd9) begin
                             case (high_num)
                                      4'd0: high_num <= 4'd1;
                                      4'd1: high_num <= 4'd2;
                                      4'd2: high_num <= 4'd3;
                                      4'd3: high_num <= 4'd4;
                                      4'd4: high_num <= 4'd5;
                                      4'd5: high_num <= 4'd6;
                                      4'd6: high_num <= 4'd7;
                                      4'd7: high_num <= 4'd8;
                                      4'd8: high_num <= 4'd9;
                                      4'd9: high_num <= 4'd0;
                             endcase
```

end

# case(low\_num)

endcase

end

end

## 실행 결과:

Reset의 작동: 누르면 0으로 초기화



Hold 의 작동: 누르면 숫자가 증가하지 않음





| Homework: add external 'toggle' signal, which makes TDC count backwards when set HIGH. |
|----------------------------------------------------------------------------------------|
| Codes:                                                                                 |
| 1. New 100 Counter                                                                     |
| `timescale 1ns / 1ps                                                                   |
|                                                                                        |
| // Company:                                                                            |
| // Engineer:                                                                           |
| //                                                                                     |
| // Create Date: 20:27:29 05/15/2018                                                    |
| // Design Name:                                                                        |
| // Module Name: counter100_toggle                                                      |
| // Project Name:                                                                       |
| // Target Devices:                                                                     |
| // Tool versions:                                                                      |
| // Description:                                                                        |
| //                                                                                     |
| // Dependencies:                                                                       |
| //                                                                                     |
| // Revision:                                                                           |
| // Revision 0.01 - File Created                                                        |
| // Additional Comments:                                                                |
| //                                                                                     |
|                                                                                        |
| module counter100_toggle(                                                              |
|                                                                                        |

input clk,

```
input clr,
input stop,
     input toggle,
output reg [3:0] high_num,
output reg [3:0] low_num
);
    always @(posedge clk) begin
            if (clr) begin
                     high_num \leq 4'd0;
                     low_num <= 4'd0;
            end
            else if (stop) begin
            end
            else if (toggle == 1'b0) begin
                     if (low_num == 4'd9) begin
                              case (high_num)
                                      4'd0: high_num <= 4'd1;
                                      4'd1: high_num <= 4'd2;
                                      4'd2: high_num <= 4'd3;
                                      4'd3: high_num <= 4'd4;
                                      4'd4: high_num <= 4'd5;
                                      4'd5: high_num <= 4'd6;
                                      4'd6: high_num <= 4'd7;
                                      4'd7: high_num <= 4'd8;
                                      4'd8: high_num <= 4'd9;
```

```
4'd9: high_num <= 4'd0;
```

endcase

end

case(low\_num)

4'd0: low\_num <= 4'd1;

4'd1: low\_num <= 4'd2;

4'd2: low\_num <= 4'd3;

4'd3: low\_num <= 4'd4;

4'd4: low\_num <= 4'd5;

4'd5: low\_num <= 4'd6;

4'd6: low\_num <= 4'd7;

4'd7: low\_num <= 4'd8;

4'd8: low\_num <= 4'd9;

4'd9: low\_num <= 4'd0;

endcase

end

else begin

if  $(low_num == 4'd0)$  begin

case (high\_num)

4'd0: high\_num <= 4'd9;

4'd1: high\_num <= 4'd0;

4'd2: high\_num <= 4'd1;

4'd3: high\_num <= 4'd2;

4'd4: high\_num <= 4'd3;

4'd5: high\_num <= 4'd4;

```
4'd6: high_num <= 4'd5;
4'd7: high_num <= 4'd6;
4'd8: high_num <= 4'd7;
4'd9: high_num <= 4'd8;
```

endcase

end

case(low\_num)

4'd0: low\_num <= 4'd9;

4'd1: low\_num <= 4'd0;

4'd2: low\_num <= 4'd1;

4'd3: low\_num <= 4'd2;

4'd4: low\_num <= 4'd3;

4'd5: low\_num <= 4'd4;

4'd6: low\_num <= 4'd5;

4'd7: low\_num <= 4'd6;

4'd8: low\_num <= 4'd7;

4'd9: low\_num <= 4'd8;

endcase

end

end

```
2. New Two-Digit-Counter:
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date:
             20:26:36 05/15/2018
// Design Name:
// Module Name:
               TDC_toggle
// Project Name:
// Target Devices:
// Tool versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module TDC_toggle(
   input tclk,
   input stop,
   input clr,
   input reset,
```

```
input toggle,
output [6:0] low_seg,
output [6:0] high_seg
);

wire [3:0] high_num;
wire [3:0] low_num;
wire clk;

FreqDiv T1(.clkin(tclk), .clr(clr), .clkout(clk));
BCDto7 T2(.bcd(high_num), .seg(high_seg));
BCDto7 T3(.bcd(low_num), .seg(low_seg));
counter100_toggle
T4(.clk(clk), .clr(reset), .stop(stop), .toggle(toggle), .high_num(high_num), .low_num(low_num));
endmodule
```

## 실행 결과:

Toggle의 작동: 누르고 있는 동안 숫자가 줄어든다.



## 떼면 다시 숫자가 증가:

